

## ISTANBUL TECHNICAL UNIVERSITY



## **COMPUTER ENGINEERING**

## DIGITAL CIRCUITS LABORATORY EXPERIMENT REPORT

**EXPERIMENT NO: 8** 

**EXPERIMENT NAME: SEQUENTIAL CIRCUIT** 

**DESIGN** 

**EXPERIMENT DATE: 19.04.2013** 

**GROUP NO: 6** 

STUDENTS WHO DID THE EXPERIMENT:

| Student no | Name        | Surname |  |
|------------|-------------|---------|--|
| 040100113  | MUSTAFA     | UÇAR    |  |
| 040100117  | TUĞRUL      | YÁTAĞAN |  |
| 040100124  | <b>EMRE</b> | GÖKREM  |  |

ASSISTANT NAME WHO ASSISTED THE EXPERIMENT: DENIZ DEMIRAY

1)



$$Q1^+ = Q1' + Q2$$
  
 $Q2^+ = X.Q2'$   
 $Z = Q1 + Q2'$ 

| Q1 <sup>+</sup> Q0 <sup>+</sup> /Z |      |      |
|------------------------------------|------|------|
| Q1Q0\X                             | 0    | 1    |
| A – 00                             | 01,1 | 11,1 |
| B – 01                             | 00,0 | 10,0 |
| C - 11                             | 01,1 | 01,1 |
| D - 10                             | 01,1 | 01,1 |

2)





| S'Z |   |   |
|-----|---|---|
| S\X | 0 | 1 |
| Α   | В | С |
| В   | С | Α |
| С   | Α | В |

| Q1 <sup>+</sup> Q0 <sup>+</sup> |    |    |
|---------------------------------|----|----|
| Q1Q0\X                          | 0  | 1  |
| 00                              | 01 | 10 |
| 01                              | 10 | 00 |
| 10                              | 00 | 01 |

| D1     |   |   |
|--------|---|---|
| Q1Q0\X | 0 | 1 |
| 00     | 0 | 1 |
| 01     | 1 | 0 |
| 10     | 0 | 0 |

| D0     |   |   |
|--------|---|---|
| Q1Q0\X | 0 | 1 |
| 00     | 1 | 0 |
| 01     | 0 | 0 |
| 10     | 0 | 1 |



When 4<sup>th</sup> and 2<sup>nd</sup> bits are becomes 1, it means count is come to 1010. Because 1010 is smallest number that 4<sup>th</sup> and 2<sup>nd</sup> bits are 1. If both of them are 1, NAND gate will reset the counter.

